Please use this identifier to cite or link to this item: https://idr.nitk.ac.in/jspui/handle/123456789/6732
Title: Synthesis of BCH codes for enhancing data integrity in flash memories
Authors: Rajesh, Shetty, K.
Shripathi, Acharya U.
Prashantha, Kumar, H.
Shankarananda, B.
Issue Date: 2010
Citation: 2010 5th International Conference on Industrial and Information Systems, ICIIS 2010, 2010, Vol., , pp.119-124
Abstract: Flash memories have found extensive application for use in portable storage devices. They have been used for code storage as well as data storage. The storage density associated with these devices has increased tremendously in the past few years. This has necessitated very dense packing of data bits on the device. This gives rise to increased Raw Bit Error Rate (RBER) as a result of Inter Symbol Interference (ISI) between bits stored in adjacent cells. This necessitates the use of powerful error control codes to guarantee information integrity. With the increase in density of data storage, the raw bit error rate (RBER) associated with the storage device increases. Error Control Coding (ECC) can be used to reduce the RBER to acceptable values so that these devices can be employed to store information in applications where data corruption is unacceptable. In this paper, we describe the synthesis of BCH codes based on memory models proposed by the semiconductor industry. These codes have better error correcting capability than the codes used in current practice. �2010 IEEE.
URI: https://idr.nitk.ac.in/jspui/handle/123456789/6732
Appears in Collections:2. Conference Papers

Files in This Item:
File Description SizeFormat 
6732.pdf1.72 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.