High Speed Data Compression Using FPGA

dc.contributor.authorDileep Kumar, M.J.
dc.contributor.authorde Castro, G.A.
dc.contributor.authorAnusha, R.
dc.contributor.authorP, P.
dc.contributor.authorSrinivas, B.
dc.date.accessioned2026-02-06T06:33:16Z
dc.date.issued2025
dc.description.abstractEfficient data compression is critical in modern digital systems to optimize storage and transmission bandwidth, especially in real-time applications. FieldProgrammable Gate Arrays (FPGAs) provide high-speed, hardware-accelerated solutions for data compression, offering parallel processing capabilities and reduced latency. This paper explores FPGA-based implementations of Run-Length Encoding (RLE) and Delta Encoding, two widely used lossless compression techniques. Performance is analyzed in terms of resource utilization, compression efficiency, power consumption, and scalability using the Xilinx Spartan-6 FPGA. Our results demonstrate that Delta Encoding achieves higher clock frequencies and lower power consumption, making it suitable for incremental data applications. In contrast, RLE excels in compressing redundant data sequences but has higher implementation complexity and variable throughput. The comparative study highlights the tradeoffs between these two methods and provides insights into their suitability for FPGA-based data compression in resourceconstrained environments. © 2025 IEEE.
dc.identifier.citation3rd IEEE International Conference on Networks, Multimedia and Information Technology, NMITCON 2025, 2025, Vol., , p. -
dc.identifier.urihttps://doi.org/10.1109/NMITCON65824.2025.11187434
dc.identifier.urihttps://idr.nitk.ac.in/handle/123456789/28558
dc.publisherInstitute of Electrical and Electronics Engineers Inc.
dc.subjectcomponent
dc.subjectdata compression
dc.subjectformatting
dc.subjectFPGA
dc.subjectinsert
dc.subjectlatency
dc.subjectstyle
dc.subjectstyling
dc.subjectthroughput
dc.titleHigh Speed Data Compression Using FPGA

Files