A Dead-Zone-Free Zero Blind-Zone High-Speed Phase Frequency Detector for Charge-Pump PLL

dc.contributor.authorLad, H.
dc.contributor.authorRekha, S.
dc.contributor.authorLaxminidhi, T.
dc.date.accessioned2026-02-05T09:28:24Z
dc.date.issued2020
dc.description.abstractThis paper presents a novel architecture for phase frequency detector (PFD) which eliminates the blind zone effect as well as the dead zone for a charge-pump phase-locked loop (CP-PLL). This PFD is designed in 65 nm CMOS technology, and its functionality is verified across process, voltage and temperature variations. Achieved maximum frequency of operation (F<inf>max</inf>) is 3.44 GHz which is suitable for high reference clocked fast settling PLLs. Proposed PFD consumes 324 ? W power from 1.2 V supply at maximum operating frequency. The area occupied by proposed circuit layout is 322.612 ? m 2. © 2020, Springer Science+Business Media, LLC, part of Springer Nature.
dc.identifier.citationCircuits, Systems, and Signal Processing, 2020, 39, 8, pp. 3819-3832
dc.identifier.issn0278081X
dc.identifier.urihttps://doi.org/10.1007/s00034-020-01366-1
dc.identifier.urihttps://idr.nitk.ac.in/handle/123456789/23805
dc.publisherBirkhauser
dc.subjectCharge pump circuits
dc.subjectPhase locked loops
dc.subjectBlind zones
dc.subjectDead zones
dc.subjectHigh Speed
dc.subjectLow Power
dc.subjectPhase frequency detectors
dc.subjectPhase comparators
dc.titleA Dead-Zone-Free Zero Blind-Zone High-Speed Phase Frequency Detector for Charge-Pump PLL

Files

Collections