A Dead-Zone-Free Zero Blind-Zone High-Speed Phase Frequency Detector for Charge-Pump PLL

No Thumbnail Available

Date

2020

Journal Title

Journal ISSN

Volume Title

Publisher

Birkhauser

Abstract

This paper presents a novel architecture for phase frequency detector (PFD) which eliminates the blind zone effect as well as the dead zone for a charge-pump phase-locked loop (CP-PLL). This PFD is designed in 65 nm CMOS technology, and its functionality is verified across process, voltage and temperature variations. Achieved maximum frequency of operation (F<inf>max</inf>) is 3.44 GHz which is suitable for high reference clocked fast settling PLLs. Proposed PFD consumes 324 ? W power from 1.2 V supply at maximum operating frequency. The area occupied by proposed circuit layout is 322.612 ? m 2. © 2020, Springer Science+Business Media, LLC, part of Springer Nature.

Description

Keywords

Charge pump circuits, Phase locked loops, Blind zones, Dead zones, High Speed, Low Power, Phase frequency detectors, Phase comparators

Citation

Circuits, Systems, and Signal Processing, 2020, 39, 8, pp. 3819-3832

Collections

Endorsement

Review

Supplemented By

Referenced By