A Full-Swing, High-Speed, and High-Impedance Hybrid 1-Bit Full Adder

dc.contributor.authorMalkhandi, C.
dc.contributor.authorRao, R.
dc.date.accessioned2026-02-06T06:35:07Z
dc.date.issued2023
dc.description.abstractIn this paper, an attempt has been made to design a high-speed architecture for a 1-bit full adder. The proposed circuit uses a hybrid structure that combines CMOS logic and Transmission gate logic for design and implementation. Using both CMOS and Transmission gate logic in a design can provide the advantages of both the logic design. The SPICE simulations for the proposed full adder circuit have been performed with TSMC 180 nm CMOS Technology. The proposed full adder circuit has 23.63% less carry delay than the sum delay, which can be exploited for use in more complex systems like multi-bit adders where the carry path becomes the critical path. The speed of the proposed full adder is found to improve by 32.6% and 8.03% for sum and carry, respectively, with respect to CMOS implementation and by 1.62% and 21.02% with respect to some of the best-reported architectures in the literature. The proposed circuit has been found to have high input impedance and a low output impedance along with a full swing of voltages at the output. © 2023, The Author(s), under exclusive license to Springer Nature Singapore Pte Ltd.
dc.identifier.citationLecture Notes in Networks and Systems, 2023, Vol.554, , p. 379-388
dc.identifier.issn23673370
dc.identifier.urihttps://doi.org/10.1007/978-981-19-6661-3_34
dc.identifier.urihttps://idr.nitk.ac.in/handle/123456789/29654
dc.publisherSpringer Science and Business Media Deutschland GmbH
dc.subjectCMOS logic
dc.subjectCritical path
dc.subjectFull adder
dc.subjectHybrid design
dc.subjectTransmission gate
dc.titleA Full-Swing, High-Speed, and High-Impedance Hybrid 1-Bit Full Adder

Files