A high speed complementary pulse compressor and its implementation of FPGA

dc.contributor.authorKumar, K.N.L.
dc.contributor.authorSrihari, P.
dc.contributor.authorSatapathi, G.S.
dc.contributor.authorSharma, G.V.K.
dc.date.accessioned2026-02-06T06:38:44Z
dc.date.issued2017
dc.description.abstractThis paper proposes a novel high speed radar pulse compressor implementation for complementary sequences. The high speed implementation is accomplished by incorporating the retiming technique to reduce the critical path of the circuit. In addition, unfolding the retimed pulse compressor further increases the speed by parallel operation. This concept is implemented on field programmable gate array (FPGA) and the experimental results demonstrate that, three-retimed-unfolded circuit (J = 3) is 2.78 times faster than the original circuit. © 2017 IEEE.
dc.identifier.citation2017 IEEE Radar Conference, RadarConf 2017, 2017, Vol., , p. 1379-1382
dc.identifier.urihttps://doi.org/10.1109/RADAR.2017.7944421
dc.identifier.urihttps://idr.nitk.ac.in/handle/123456789/31852
dc.publisherInstitute of Electrical and Electronics Engineers Inc.
dc.subjectComplementary sequences
dc.subjectRadar pulse compressor
dc.subjectRetiming
dc.subjectUnfolding
dc.titleA high speed complementary pulse compressor and its implementation of FPGA

Files