High Gain Ultra-Low NF Wideband CMOS Low Noise Amplifier Design Using 2-Stage Series-Parallel LC Matching Network

dc.contributor.authorSudhanva, P.V.C.S.
dc.contributor.authorYugandhar, B.
dc.contributor.authorKumar, S.
dc.contributor.authorKumar, K.
dc.contributor.authorBhat, K.G.
dc.date.accessioned2026-02-06T06:34:40Z
dc.date.issued2023
dc.description.abstractThe focus of this work is the development of a sub-6 GHz (2-6 GHz) low noise amplifier (LNA) for 5G applications, using a 65 nm CMOS process. A novel two stage common source (CS) cascode source degeneration LNA topology by incorporating a contemporary series parallel LC network and two stage LC network for input and output matching respectively is proposed. The circuit implementation, simulations and evaluation of the LNA's performance are done utilizing the RF Spectre Cadence Virtuoso. According to the evaluation results, the LNA dissipates a total power of 19.6 mW at the supply voltage of 0.7 V. It offers an operational wide bandwidth (BW) of 3.2 GHz which ranges from 2.8 GHz to 6 GHz. The LNA has a peak gain of 36 dB and minimum noise figure (NF) of 1.1 dB across the sub-6 GHz spectrum. The proposed LNA also performs well in terms of stability and linearity measures. The layout of the proposed LNA occupies an area of 0.182mm2 © 2023 IEEE.
dc.identifier.citationIEEE Region 10 Annual International Conference, Proceedings/TENCON, 2023, Vol., , p. 296-300
dc.identifier.issn21593442
dc.identifier.urihttps://doi.org/10.1109/TENCON58879.2023.10322545
dc.identifier.urihttps://idr.nitk.ac.in/handle/123456789/29391
dc.publisherInstitute of Electrical and Electronics Engineers Inc.
dc.subject5G Communication
dc.subject65 nm
dc.subjectCMOS
dc.subjectLNA
dc.subjectMillimeter Wave
dc.subjectSub-6 GHz
dc.titleHigh Gain Ultra-Low NF Wideband CMOS Low Noise Amplifier Design Using 2-Stage Series-Parallel LC Matching Network

Files