NoC based distributed partitionable memory system for a coarse grain reconfigurable architecture

dc.contributor.authorTajammul, M.A.
dc.contributor.authorShami, M.A.
dc.contributor.authorHemani, A.
dc.contributor.authorMoorthi, S.
dc.date.accessioned2020-03-30T10:22:25Z
dc.date.available2020-03-30T10:22:25Z
dc.date.issued2011
dc.description.abstractThis paper presents a Network-on-Chip based distributed partitionable memory system for a Dynamic Reconfigurable Resource Array (DRRA). The main purpose of this design is to extend the Register File (RFile) interface with additional data handling capability. The proposed interconnect which enables the interaction between existing partition of computation fabric and the distributed memory system is programmable and partitionable. The system can modify its memory to computation element ratio at runtime. The interconnect can provide multiple interfaces that can support upto 8 GB/s per interface. � 2011 IEEE.en_US
dc.identifier.citationProceedings of the IEEE International Conference on VLSI Design, 2011, Vol., , pp.232-237en_US
dc.identifier.urihttps://idr.nitk.ac.in/handle/123456789/8565
dc.titleNoC based distributed partitionable memory system for a coarse grain reconfigurable architectureen_US
dc.typeBook chapteren_US

Files

Original bundle

Now showing 1 - 1 of 1
Thumbnail Image
Name:
8565.pdf
Size:
566.33 KB
Format:
Adobe Portable Document Format