NoC based distributed partitionable memory system for a coarse grain reconfigurable architecture

Thumbnail Image

Date

2011

Authors

Tajammul, M.A.
Shami, M.A.
Hemani, A.
Moorthi, S.

Journal Title

Journal ISSN

Volume Title

Publisher

Abstract

This paper presents a Network-on-Chip based distributed partitionable memory system for a Dynamic Reconfigurable Resource Array (DRRA). The main purpose of this design is to extend the Register File (RFile) interface with additional data handling capability. The proposed interconnect which enables the interaction between existing partition of computation fabric and the distributed memory system is programmable and partitionable. The system can modify its memory to computation element ratio at runtime. The interconnect can provide multiple interfaces that can support upto 8 GB/s per interface. � 2011 IEEE.

Description

Keywords

Citation

Proceedings of the IEEE International Conference on VLSI Design, 2011, Vol., , pp.232-237

Endorsement

Review

Supplemented By

Referenced By