Repository logo
Communities & Collections
All of DSpace
  • English
  • العربية
  • বাংলা
  • Català
  • Čeština
  • Deutsch
  • Ελληνικά
  • Español
  • Suomi
  • Français
  • Gàidhlig
  • हिंदी
  • Magyar
  • Italiano
  • Қазақ
  • Latviešu
  • Nederlands
  • Polski
  • Português
  • Português do Brasil
  • Srpski (lat)
  • Српски
  • Svenska
  • Türkçe
  • Yкраї́нська
  • Tiếng Việt
Log In
Have you forgotten your password?
  1. Home
  2. Browse by Author

Browsing by Author "Devika, S."

Filter results by typing the first few letters
Now showing 1 - 1 of 1
  • Results Per Page
  • Sort Options
  • No Thumbnail Available
    Item
    Power Efficient Semi Dynamic - Hybrid Latch Flip Flop
    (Institute of Electrical and Electronics Engineers Inc., 2024) Devika, S.; Ramesh, E.; Rekha, S.
    In this paper, a low power semi dynamic - hybrid latch flip flop (SD-HLFF) is proposed. This circuit is a combination of semi dynamic flip flop (SDFF) and hybrid latch flip flop (HLFF). The fastest traditional hybrid structure is SDFF, but because of its huge precharge capacitance and CLK load, it is not power-efficient. Despite not being the fastest, HLFF uses less power than SDFF. However, the output node's longer stack of NMOS transistors in the case of HLFF results in a longer hold-time requirement and inferior performance compared to SDFF. Several simulations that are done on proposed FF using UMC 65nm technology, show better performance measurements than the conventional SDFF, HLFF and Dual dynamic node flip flop. © 2024 IEEE.

Maintained by Central Library NITK | DSpace software copyright © 2002-2026 LYRASIS

  • Privacy policy
  • End User Agreement
  • Send Feedback
Repository logo COAR Notify