Power Efficient Semi Dynamic - Hybrid Latch Flip Flop
No Thumbnail Available
Date
2024
Authors
Journal Title
Journal ISSN
Volume Title
Publisher
Institute of Electrical and Electronics Engineers Inc.
Abstract
In this paper, a low power semi dynamic - hybrid latch flip flop (SD-HLFF) is proposed. This circuit is a combination of semi dynamic flip flop (SDFF) and hybrid latch flip flop (HLFF). The fastest traditional hybrid structure is SDFF, but because of its huge precharge capacitance and CLK load, it is not power-efficient. Despite not being the fastest, HLFF uses less power than SDFF. However, the output node's longer stack of NMOS transistors in the case of HLFF results in a longer hold-time requirement and inferior performance compared to SDFF. Several simulations that are done on proposed FF using UMC 65nm technology, show better performance measurements than the conventional SDFF, HLFF and Dual dynamic node flip flop. © 2024 IEEE.
Description
Keywords
Embedded logic, hybrid latch flip flop, semi dynamic flip flop
Citation
2024 IEEE International Conference on Smart Power Control and Renewable Energy, ICSPCRE 2024, 2024, Vol., , p. -
