Please use this identifier to cite or link to this item: https://idr.nitk.ac.in/jspui/handle/123456789/8248
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKrishna, K, S.-
dc.contributor.authorBhat, M.S.-
dc.date.accessioned2020-03-30T10:18:16Z-
dc.date.available2020-03-30T10:18:16Z-
dc.date.issued2010-
dc.identifier.citation2010 IEEE International Conference on Communication Control and Computing Technologies, ICCCCT 2010, 2010, Vol., , pp.120-125en_US
dc.identifier.urihttp://idr.nitk.ac.in/jspui/handle/123456789/8248-
dc.description.abstractAdvancements in VLSI technology has made it possible to have more than eight metal layers connecting millions of closely placed devices in a single IC chip. Different interconnect layers run across the chip and the necessary connections across the layers are made through vias. The impedance discontinuity at the junction of the via and the interconnect line creates signal reflections and contributes to the loss of the signal. This paper proposes a method for the reduction of via induced signal reflection in multi layer high speed on-chip interconnect structures. At the junction of the interconnect and the via, impedance mismatch is reduced by the inclusion of an appropriate capacitive load. In this paper, we show the reduction in signal reflection upto a frequency of 9 GHz using the proposed model for the dimensions of 65 nm technology node in the case of two interconnect layers connected through a single via. �2010 IEEE.en_US
dc.titleImpedance matching for the reduction of via induced signal reflection in on-chip high speed interconnect linesen_US
dc.typeBook chapteren_US
Appears in Collections:2. Conference Papers

Files in This Item:
File Description SizeFormat 
8248.pdf1.43 MBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.