Please use this identifier to cite or link to this item:
https://idr.nitk.ac.in/jspui/handle/123456789/7110
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Morakhia, A. | |
dc.contributor.author | Gunnam, S. | |
dc.contributor.author | Prakash, P. | |
dc.contributor.author | Kudli, S. | |
dc.contributor.author | Laxminidhi, T. | |
dc.date.accessioned | 2020-03-30T09:58:30Z | - |
dc.date.available | 2020-03-30T09:58:30Z | - |
dc.date.issued | 2015 | |
dc.identifier.citation | Proceedings - 2014 5th International Symposium on Electronic System Design, ISED 2014, 2015, Vol., , pp.145-149 | en_US |
dc.identifier.uri | http://idr.nitk.ac.in/jspui/handle/123456789/7110 | - |
dc.description.abstract | This paper proposes a resolution independent architecture for SAR ADCs. The proposed architecture uses 2 bits per cycle conversion and is made independent of number of ADC bits. A 2-bit flash ADC is used to compute 2-bits in each iteration. The reference voltage across the resistor divider of the 2-bit flash ADC is changed in each iteration based on the 2-bits resolved in the previous iteration. The reference voltages for each iteration are generated using a pair of modified switched capacitor-based DACs. The new DAC architecture used in the proposed ADC can use the thermometric code output of the 2-bit flash ADC directly, avoiding the need for complex control circuitry. The dependency of DAC architecture on the ADC resolution, observed in conventional SAR ADCs, has been absorbed into the digital logic which is easy to design. The proposed architecture is validated using an 8 bit ADC designed in 0.25 ?m CMOS process. � 2014 IEEE. | en_US |
dc.title | A Resolution Independent 2-Bits-per-Cycle SAR ADC | en_US |
dc.type | Book chapter | en_US |
Appears in Collections: | 2. Conference Papers |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.