SOT-MRAM Devices in Memory Hierarchy for Next-Generation Computing Systems

dc.contributor.authorKallinatha, H.D.
dc.contributor.authorTalawar, B.
dc.date.accessioned2026-02-06T06:33:26Z
dc.date.issued2025
dc.description.abstractThis work introduces a Multi-Factor Scaling (MFS) framework to utilize Spin-Orbit-Torque Magnetic RAM (SOT-MRAM) as a substitute for traditional SRAM caches, which face scalability and efficiency issues with CMOS technology down-scaling. With distinct read/write paths and superior endurance, SOT-MRAM is evaluated for artificial intelligence (AI), natural language processing (NLP), and general-purpose applications. The MFS framework assesses the impact of SOT-MRAM on-chip cache design through Design Space Exploration (DSE) and density replacement studies, comparing it against SRAM configurations. The research proposes and explores a Physically Split Cache (PSC) design with Virtual Reordering (VRO) to manage Write Variation (WVAR) dynamically, aiming to prolong cache lifetime and reliability. Furthermore, the potential of SOT-MRAM to replace DRAM in main memory is investigated despite the challenge of limited parameter availability with reliable simulations. © The Author(s), under exclusive license to Springer Nature Switzerland AG 2025.
dc.identifier.citationCommunications in Computer and Information Science, 2025, Vol.2461 CCIS, , p. 362-371
dc.identifier.issn18650929
dc.identifier.urihttps://doi.org/10.1007/978-3-031-96473-2_25
dc.identifier.urihttps://idr.nitk.ac.in/handle/123456789/28643
dc.publisherSpringer Science and Business Media Deutschland GmbH
dc.subjectCache
dc.subjectComputer Memory
dc.subjectMain memory
dc.subjectNVM
dc.titleSOT-MRAM Devices in Memory Hierarchy for Next-Generation Computing Systems

Files