A Switched-Capacitor-Based Multilevel Inverter Topology with Reduced Components

dc.contributor.authorSandeep, N.
dc.contributor.authorYaragatti, Udaykumar R.
dc.date.accessioned2020-03-31T06:51:24Z
dc.date.available2020-03-31T06:51:24Z
dc.date.issued2018
dc.description.abstractThis letter presents an improved sensorless nine-level inverter topology with reduced number of components. It is formed by cascading a three-level T-Type neutral clamped point inverter with a floating capacitor (FC) fed two-level converter unit. Additionally, two line-frequency switches are appended across the dc-link. A simple logic-form equations-based pulse width modulator is designed which is in-charge of maintaining the FC voltage at its reference value without any aid of voltage and current sensor. Thus, the complexity in control of the proposed topology is very minimal. The working principle of the proposed inverter and formulation of logic-form equations is deliberated in detail. Furthermore, experimental results obtained from the developed prototype are presented to validate feasibility and operability of the proposed topology. Finally, a comprehensive comparison with some of the recently reported inverter topologies proving the merits of the proposed topology is included. 1986-2012 IEEE.en_US
dc.identifier.citationIEEE Transactions on Power Electronics, 2018, Vol.33, 7, pp.5538-5542en_US
dc.identifier.uri10.1109/TPEL.2017.2779822
dc.identifier.urihttps://idr.nitk.ac.in/jspui/handle/123456789/9753
dc.titleA Switched-Capacitor-Based Multilevel Inverter Topology with Reduced Componentsen_US
dc.typeArticleen_US

Files