Selective Fault-Masking for Improving Yield and Performance of On-Chip Networks
No Thumbnail Available
Date
2021
Authors
Journal Title
Journal ISSN
Volume Title
Publisher
Institute of Electrical and Electronics Engineers Inc.
Abstract
Nowadays, the reliability in network-on-chip (NoC) has become a crucial issue that leads to network performance degradation. Built-in-self-test (BIST) is one of the primary test schemes often used to achieve high reliability. The scheme allows a frequent test of and recovery from faults experienced on an NoC's fundamental component, e.g., communication channels. This paper presents a BIST approach that detects open and short faults in communication media to demonstrate the fault-masking phenomenon. The phenomenon as the self-repairing mode of the communication media improves the yield and performance of the NoCs. Rigorous simulations are made on an 8×8 mesh NoC with faulty and repaired channels. Results reveal that allowing faults in communication tracks degrades the network performance up to 30% while the self-repairing mode improves nearly 75%. © 2021 IEEE.
Description
Keywords
coexistent open-shorts, fault tolerant circuits, large-scale systems, on-chip networks, performance improvement, permanent NoC fault, self-repairing mode
Citation
Conference Proceedings - IEEE International Conference on Systems, Man and Cybernetics, 2021, Vol., , p. 3336-3341
