Investigation of the impact of gate oxide thickness variation of Junction-less FinFET using BSIM-CMG model for LIF neuron and STDP circuit application

dc.contributor.authorVinaya, S.J.
dc.contributor.authorRao, R.
dc.contributor.authorNikhil, K.S.
dc.date.accessioned2026-02-03T13:19:19Z
dc.date.issued2025
dc.description.abstractIn neuromorphic circuits, Leaky Integrate-and-Fire (LIF) neuron and Spike-Timing-Dependent Plasticity (STDP) circuits are very much essential. These circuits are significantly influenced by the characteristics of the transistors used in their design. In this work, the impact of gate oxide thickness variation on the performance of FinFET-based neuromorphic circuits using the (Berkeley Short-channel IGFET Model—Common Multi-Gate) BSIM-CMG model is investigated. TCAD simulations are carried out to analyze the electrical characteristics of FinFETs with varying oxide thicknesses. The circuit-level simulations are carried out using Cadence tool to evaluate their impact on synaptic weight updates in STDP and LIF neuron operation and circuits. The results show that reducing the gate oxide thickness from 5 nm to 2 nm enhances the capacitor voltage response, thereby improving charge storage and synaptic weight modulation. It has been shown that there is a consistent increase in capacitor voltage as oxide thickness decreases, which directly impacts the learning efficiency of STDP circuits. Varying oxide thickness will also impact on firing frequency of LIF neuron circuit.These results signifies performances of STDP and LIF neuron circuits for neuromorphic applications. © 2025 IOP Publishing Ltd. All rights, including for text and data mining, AI training, and similar technologies, are reserved.
dc.identifier.citationPhysica Scripta, 2025, 100, 10, pp. -
dc.identifier.issn318949
dc.identifier.urihttps://doi.org/10.1088/1402-4896/ae0a8c
dc.identifier.urihttps://idr.nitk.ac.in/handle/123456789/20036
dc.publisherInstitute of Physics
dc.subjectCircuit simulation
dc.subjectData mining
dc.subjectDigital storage
dc.subjectGate dielectrics
dc.subjectGates (transistor)
dc.subjectLithium Fluoride
dc.subjectMOS devices
dc.subjectNeural networks
dc.subjectNeurons
dc.subjectTiming circuits
dc.subjectBSIM CMG
dc.subjectFinFETs
dc.subjectGate oxide thickness
dc.subjectIntegrate and fires
dc.subjectLeaky integrate and fire neuron
dc.subjectLeaky integrate-and-fire
dc.subjectNeuromorphic
dc.subjectOxide thickness
dc.subjectSOI-JL FinFET
dc.subjectSpike timing dependent plasticities
dc.subjectFinFET
dc.titleInvestigation of the impact of gate oxide thickness variation of Junction-less FinFET using BSIM-CMG model for LIF neuron and STDP circuit application

Files

Collections