A Fast and Robust PLL Design with a Combination of Frequency-Adaptive Alpha-Beta-CDSC and SOGI

dc.contributor.authorMondal, S.
dc.contributor.authorGayen, P.K.
dc.contributor.authorGaonkar, D.N.
dc.date.accessioned2026-02-03T13:20:19Z
dc.date.issued2025
dc.description.abstractRecent research has focused on the enhancement of the prefiltering capability of phase-locked loops (PLL). The cascaded delayed signal cancellation (CDSC) PLL removes the low-order selective harmonic frequencies near the fundamental frequency. Here, a frequency-adaptive time delay unit is used to cope with frequency and phase variations of voltage. The high-frequency signal arising due to the frequency-adaptive loop cannot be mitigated. In effect, the transient response of adaptive CDSC-PLL shows a significant irregular pattern. Therefore, this article suggests the use of a second-order generalized integrator (SOGI) after the adaptive CDSC unit to improve the transient profile of frequency response. In the design, the high gain (K = 5.4) of SOGI is chosen to quickly settle the response of PLL at the expense of its ignorance of lower-order harmonics near the fundamental frequency. However, the lower-order harmonics are selectively eliminated by the CDSC unit. So, both prefilters complement each other's filtering capabilities. Additionally, the suggested prefilter provides improved noise immunity and eliminates DC offset via the SOGI unit. The linearized model and tuning procedure for the different control parameters of the proposed PLL are described. The real-time hardware-in-loop tests are executed to justify the optimum performance of the proposed PLL. © 2024 IEEE.
dc.identifier.citationIEEE Transactions on Industrial Electronics, 2025, 72, 1, pp. 949-958
dc.identifier.issn2780046
dc.identifier.urihttps://doi.org/10.1109/TIE.2024.3413817
dc.identifier.urihttps://idr.nitk.ac.in/handle/123456789/20477
dc.publisherInstitute of Electrical and Electronics Engineers Inc.
dc.subjectComputer debugging
dc.subjectDelay control systems
dc.subjectDelay lock loops
dc.subjectElectromagnetic transients
dc.subjectIntegrated circuit design
dc.subjectPhase locked loops
dc.subjectSignal denoising
dc.subjectStructural analysis
dc.subjectStructural dynamics
dc.subjectTime delay
dc.subjectAlpha-beta
dc.subjectAlpha-beta cascaded delayed signal cancelation (?? cascaded delayed signal cancelation)
dc.subjectDistorted voltages
dc.subjectNoise immunity
dc.subjectPhase locked
dc.subjectPhase-locked loop
dc.subjectSecond order generalized integrator
dc.subjectSecond-order generalized integrators
dc.subjectSignal cancellation
dc.subjectUnbalanced voltages
dc.subjectTransient analysis
dc.titleA Fast and Robust PLL Design with a Combination of Frequency-Adaptive Alpha-Beta-CDSC and SOGI

Files

Collections