Low energy and area efficient nonbinary capacitor array based successive approximation register analog-to-digital converter

dc.contributor.authorJagadish, D.N.
dc.contributor.authorBhat, M.S.
dc.date.accessioned2026-02-06T06:39:30Z
dc.date.issued2015
dc.description.abstractIn this paper, we propose a low energy consumption and area efficient successive approximation register analogue-to-digital converter. The proposed method achieves large savings in switching energy and reduction in total capacitance used in the capacitor array in comparison to other nonbinary capacitor array based successive approximation register analogue-to-digital converters. The present technique employs two capacitor arrays that perform passive charge redistribution. The novel capacitor array architecture minimizes the parasitic influence on charge sharing process by balancing the parasitics at charge sharing nodes inside capacitor array, and in combination with switching algorithm reduces energy consumption and area without greatly affecting the conversion time. © © 2015 American Scientific Publishers All rights reserved.
dc.identifier.citationJournal of Low Power Electronics, 2015, Vol.11, 3, p. 436-443
dc.identifier.issn15461998
dc.identifier.urihttps://doi.org/10.1166/jolpe.2015.1389
dc.identifier.urihttps://idr.nitk.ac.in/handle/123456789/32315
dc.publisherAmerican Scientific Publishers
dc.subjectArea efficient ADC
dc.subjectDual capacitor array
dc.subjectLow energy
dc.subjectNonbinary capacitor
dc.subjectSuccessive approximation register ADC
dc.subjectUnit capacitor array
dc.titleLow energy and area efficient nonbinary capacitor array based successive approximation register analog-to-digital converter

Files