A 10-Bit Differential Ultra-Low-Power SAR ADC with an Enhanced MSB Capacitor-Split Switching Technique

dc.contributor.authorPolineni, S.
dc.contributor.authorBhat, M.S.
dc.contributor.authorRajan, A.
dc.date.accessioned2026-02-05T09:30:16Z
dc.date.issued2019
dc.description.abstractA fully differential energy-efficient switching scheme for binary-weighted capacitor digital-to-analog converter (DAC) is presented. It is observed that the proposed switching scheme reduces energy consumption of DAC by 97% and the capacitance area by 50% over the conventional ones. The effect of supply and common mode voltage variations on the linearity of successive approximation register (SAR) analog-to-digital converter (ADC) is reduced. Moreover, with this switching scheme, one can achieve the same dynamic range as the conventional one, with half the supply voltage as compared to the existing schemes. This makes the proposed switching method suitable for ultra-low-voltage SAR ADCs, which are widely used in biomedical applications. The proposed method is modelled using MATLAB. The results show that the nonlinearity (INL and DNL) caused by capacitor mismatch is reduced. The circuit-level implementation of 10-bit SAR ADC is simulated using UMC 90nm CMOS 1P9M process technology. © 2018, King Fahd University of Petroleum & Minerals.
dc.identifier.citationArabian Journal for Science and Engineering, 2019, 44, 3, pp. 2345-2353
dc.identifier.issn2193567X
dc.identifier.urihttps://doi.org/10.1007/s13369-018-3478-6
dc.identifier.urihttps://idr.nitk.ac.in/handle/123456789/24647
dc.publisherSpringer Verlag
dc.subjectBinary-weighted DAC
dc.subjectCapacitor
dc.subjectDNL
dc.subjectEnergy efficiency
dc.subjectINL
dc.subjectInput common mode range
dc.subjectMismatch
dc.subjectSAR ADC
dc.subjectSwitching energy per conversion
dc.subjectSwitching technique
dc.titleA 10-Bit Differential Ultra-Low-Power SAR ADC with an Enhanced MSB Capacitor-Split Switching Technique

Files

Collections