Power and performance analysis of 3D network-on-chip architectures

dc.contributor.authorHalavar, B.
dc.contributor.authorTalawar, B.
dc.date.accessioned2026-02-05T09:28:37Z
dc.date.issued2020
dc.description.abstractEmerging 3D integrated circuits(ICs) employ 3D network-on-chip(NoC) to improve power, performance, and scalability. The NoC Simulator uses the microarchitecture parameters to estimate the power and performance of the NoC. We explore the design space for 3D Mesh and Butterfly Fat Tree(BFT) NoC architecture using floorplan drive wire length and link delay estimation. The delay and power models are extended using Through Silicon Via (TSV) power and delay models. Serialization is employed to reduce the TSV area cost. Buffer space is equalised for a fair comparison between topologies. The Performance, Flits per Joules(FpJ) and Energy Delay Product(EDP) of six 2D and 3D variants of Mesh and BFT topologies (two and four layers) are analyzed by injecting synthetic traffic patterns. The 3D-4L Mesh exhibit better performance, energy efficiency (up to 4.5 × ), and EDP (up to 98 %) compared to other variants. This is because the overall length of the horizontal link is short and the number of TSVs is large (3 × ). © 2020 Elsevier Ltd
dc.identifier.citationComputers and Electrical Engineering, 2020, 83, , pp. -
dc.identifier.issn457906
dc.identifier.urihttps://doi.org/10.1016/j.compeleceng.2020.106592
dc.identifier.urihttps://idr.nitk.ac.in/handle/123456789/23919
dc.publisherElsevier Ltd
dc.subjectComputer architecture
dc.subjectElectronics packaging
dc.subjectEnergy efficiency
dc.subjectIntegrated circuit interconnects
dc.subjectMesh generation
dc.subjectNetwork architecture
dc.subjectNetwork-on-chip
dc.subjectProduct design
dc.subjectServers
dc.subjectTopology
dc.subjectDesign space exploration
dc.subjectEnergy delay product
dc.subjectNetwork-on-chip(NoC)
dc.subjectPerformance analysis
dc.subjectThrough-Silicon-Via (TSV)
dc.subjectThree dimensional integrated circuits
dc.titlePower and performance analysis of 3D network-on-chip architectures

Files

Collections