Resolution-independent fully differential SCI-based SAR ADC architecture using six unit capacitors
dc.contributor.author | Bhat K.G. | |
dc.contributor.author | Laxminidhi T. | |
dc.contributor.author | Bhat M.S. | |
dc.date.accessioned | 2021-05-05T10:11:46Z | |
dc.date.available | 2021-05-05T10:11:46Z | |
dc.date.issued | 2020 | |
dc.description.abstract | A resolution-independent successive approximation register (SAR) analog to digital converter (ADC) architecture based on a switched capacitor integrator is presented. Digital to analog converter (DAC) architecture uses charge sharing and integration principle for reference generation, using only six unit capacitors for a fully differential version. A 10-bit, 1.8-V and 0.9-MS/s SAR ADC is designed in 180-nm CMOS process. ADC architecture is area efficient when compared with SAR ADC with a binary weighted capacitor array DAC. The architecture is largely parasitic insensitive, also programmable resolution is possible with no hardware overhead. © 2020, Indian Academy of Sciences. | en_US |
dc.identifier.citation | Sadhana - Academy Proceedings in Engineering Sciences , Vol. 45 , 1 , p. - | en_US |
dc.identifier.uri | https://doi.org/10.1007/s12046-020-01421-2 | |
dc.identifier.uri | https://idr.nitk.ac.in/handle/123456789/14649 | |
dc.title | Resolution-independent fully differential SCI-based SAR ADC architecture using six unit capacitors | en_US |
dc.type | Letter | en_US |