Performance and Reliability Codesign for Superjunction Drain Extended MOS Devices

dc.contributor.authorSomayaji, J.
dc.contributor.authorKumar, B.S.
dc.contributor.authorBhat, M.S.
dc.contributor.authorShrivastava, M.
dc.date.accessioned2020-03-31T08:42:32Z
dc.date.available2020-03-31T08:42:32Z
dc.date.issued2017
dc.description.abstractConventionally, integrated drain-extended MOS (DeMOS) like high-voltage devices are designed while keeping only performance targets for a given application in mind. In this paper, for the first time, performance and reliability codesign approach using 3-D TCAD has been presented for various superjunction (SJ) type DeMOS devices. In this context, how to effectively utilize the SJ concept in a DeMOS device for System on Chip applications, which often has stringent switching and RF performance targets, is explored in detail in this paper. Moreover, design and reliability tradeoffs for switching and RF applications are discussed, while considering two unique sets, one with fixed breakdown voltage and other with fixed ON-resistance. Finally, hot carrier generation, safe operating area concerns, and electrostatic discharge physics are explored and compared using 3-D TCAD simulations. 1963-2012 IEEE.en_US
dc.identifier.citationIEEE Transactions on Electron Devices, 2017, Vol.64, 10, pp.4175-4183en_US
dc.identifier.urihttps://idr.nitk.ac.in/handle/123456789/12961
dc.titlePerformance and Reliability Codesign for Superjunction Drain Extended MOS Devicesen_US
dc.typeArticleen_US

Files